Patent classifications
H01L2224/83194
PACKAGE STRUCTURE
A package structure includes a bottom plate, a semiconductor package, a top plate, a screw and an anti-loosening coating. The semiconductor package is disposed over the bottom plate. The top plate is disposed over the semiconductor package, and includes an internal thread in a screw hole of the top plate. The screw penetrates through the bottom plate, the semiconductor package and the top plate, and includes an external thread. The external thread of the screw is engaged to the internal thread of the top plate, and the anti-loosening coating is adhered between the external thread and the internal thread.
SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME
In a resin sealing type semiconductor device, a semiconductor chip CP2 is mounted over a die pad DP having conductivity via a bonding member BD2 having insulation property, and a semiconductor chip CP1 is mounted over the die pad DP via a bonding member BD1 having conductivity. A first length of a portion, in a first side formed by an intersection of a first side surface and a second side surface of the semiconductor chip CP2, covered with the bonding member BD2 is larger than a second length of a portion, in a second side formed by an intersection of a third side surface and a fourth side surface of the semiconductor chip CP1, covered with the bonding member BD1.
METHODS AND APPARATUSES FOR HIGH TEMPERATURE BONDING AND BONDED SUBSTRATES HAVING VARIABLE POROSITY DISTRIBUTION FORMED THEREFROM
Methods and systems of bonding substrates include disposing a low melting point material and one or more high melting point materials having a higher melting temperature than a melting temperature of the low melting point material between a first substrate and a second substrate to form a substrate assembly including a contacting surface comprising first and second areas; applying a first force at the first area; and applying heat to form a bond layer between the first and second substrates. A first formed porosity of the bond layer is aligned with the first area of the contacting surface. A second formed porosity of the bond layer is aligned with the second area of the contacting surface to which the first force was not applied, and the first formed porosity is different from the second formed porosity.
DISPLAY SUBSTRATE AND METHOD FOR MANUFACTURING THE SAME
The present disclosure relates to a display substrate and a method for manufacturing the same. The display substrate includes: a substrate; a first electrode located on the substrate; and a conductive convex located on the first electrode. A dimension of a cross section of the conductive convex along a plane parallel to the substrate is negatively correlated to a distance from the cross section to a surface of the first electrode.
LIGHT DETECTION DEVICE
A spectroscopic sensor includes a wiring substrate having a main surface, a light detector disposed on the main surface of the wiring substrate, a Fabry-Perot interference filter, a spacer which is provided on the main surface of the wiring substrate and supports the Fabry-Perot interference filter so that the Fabry-Perot interference filter and the light detector are separated from each other, and a stein connected to a ground potential. A second current path which has a smaller electric resistance than that of an arbitrary first current path which extends from the Fabry-Perot interference filter to the light detector via the spacer and the wiring substrate is formed between the Fabry-Perot interference filter and the stein.
MICROELECTRONIC STRUCTURES INCLUDING BRIDGES
Disclosed herein are microelectronic structures including bridges, as well as related assemblies and methods. In some embodiments, a microelectronic structure may include a substrate and a bridge.
Micro device arrangement in donor substrate
This disclosure is related to arranging micro devices in the donor substrate by either patterning or population so that there is no interfering with unwanted pads and the non-interfering area in the donor substrate is maximized. This enables to transfer the devices to receiver substrate with fewer steps.
Electronic device module and method of manufacturing the same
An electronic device module includes a substrate, a first device and a second device mounted on the substrate, and a shielding frame mounted on the substrate to accommodate the first device. The shielding frame includes a heat dissipating portion stacked on the first device, and posts extended from an edge of the heat dissipating portion and spaced apart from each other. A spacing distance between the posts is smaller than a wavelength of an electromagnetic wave introduced into the first device or output from the first device.
Dielectric-dielectric and metallization bonding via plasma activation and laser-induced heating
The invention is directed towards enhanced systems and methods for employing a pulsed photon (or EM energy) source, such as but not limited to a laser, to electrically couple, bond, and/or affix the electrical contacts of a semiconductor device to the electrical contacts of another semiconductor devices. Full or partial rows of LEDs are electrically coupled, bonded, and/or affixed to a backplane of a display device. The LEDs may be μLEDs. The pulsed photon source is employed to irradiate the LEDs with scanning photon pulses. The EM radiation is absorbed by either the surfaces, bulk, substrate, the electrical contacts of the LED, and/or electrical contacts of the backplane to generate thermal energy that induces the bonding between the electrical contacts of the LEDs' electrical contacts and backplane's electrical contacts. The temporal and spatial profiles of the photon pulses, as well as a pulsing frequency and a scanning frequency of the photon source, are selected to control for adverse thermal effects.
SEMICONDUCTOR PACKAGE
A semiconductor package including an interposer substrate, first to third semiconductor chips on the interposer substrate to face each other, an underfill part between each of the first to third semiconductor chips and the interposer substrate, a first side-fill part extending upward from a lower end of side walls of the first to third semiconductor chips, and a second side-fill part between the side walls of the first to third semiconductor chips and extending from the first side-fill part to an upper end of the side walls of the first to third semiconductor chips may be provided.