BALANCE-UNBALANCE CONVERTER AND SEMICONDUCTOR INTEGRATED CIRCUIT HAVING THE SAME
20190295969 ยท 2019-09-26
Inventors
Cpc classification
H03H11/32
ELECTRICITY
H01L2223/6627
ELECTRICITY
H01P5/10
ELECTRICITY
International classification
H03H11/32
ELECTRICITY
H01P5/10
ELECTRICITY
Abstract
Provided is a balance-unbalance converter including: a substrate; an unbalanced line; a first balanced line; and a second balanced line on the substrate. The unbalanced line has a first end at which an unbalanced signal is input, and an opened second end. The first balanced line is in parallel with a line portion of the unbalanced line from the first end to a midpoint of the unbalanced line, and has a midpoint-side third end at which a balanced signal is output, and a grounded fourth end. The second balanced line is in parallel with a line portion of the unbalanced line from the second end to the midpoint, and has a midpoint-side fifth end at which the balanced signal is output, and a grounded sixth end. The unbalanced line is bent at the midpoint toward an opposite side of the first and second balanced lines.
Claims
1. A balance-unbalance converter for mutually converting a balanced signal and an unbalanced signal, comprising: a substrate; an unbalanced line formed on the substrate, the unbalanced line having a first end at which the unbalanced signal is input or output, and having a second end that is open; a first balanced line disposed on the substrate in parallel with a line portion of the unbalanced line from the first end to a midpoint of the unbalanced line, the first balanced line having a midpoint-side third end at which the balanced signal is output or input, and having a fourth end that is grounded; and a second balanced line disposed on the substrate in parallel with a line portion of the unbalanced line from the second end to the midpoint of the unbalanced line, the second balanced line having a midpoint-side fifth end at which the balanced signal is output or input, and having a sixth end that is grounded; wherein the unbalanced line is bent at the midpoint toward an opposite side of the first and second balanced lines.
2. The balance-unbalance converter according to claim 1, wherein at least one of the first balanced line and the second balanced line is inclined with respect to a boundary line between the balance-unbalance converter and an electronic circuit that is disposed adjacent to the first and second balanced lines side of the balance-unbalance converter on the substrate.
3. The balance-unbalance converter according to claim 2, wherein an inclination angle (1) of the first balanced line with respect to the boundary line is equal to an inclination angle (2) of the second balanced line with respect to the boundary line.
4. The balance-unbalance converter according to claim 2, wherein an inclination angle (1) of the first balanced line with respect to the boundary line and an inclination angle (2) of the second balanced line with respect to the boundary line are different from each other.
5. The balance-unbalance converter according to claim 2, wherein an inclination angle (1) of the first balanced line with respect to the boundary line and an inclination angle (2) of the second balanced line with respect to the boundary line are each less than 75.
6. The balance-unbalance converter according to claim 2, wherein an inclination angle (1) of the first balanced line with respect to the boundary line and an inclination angle (2) of the second balanced line with respect to the boundary line are each within a range from 15 to 60.
7. A semiconductor integrated circuit comprising: the balance-unbalance converter according to claim 1; and an electronic circuit that is disposed adjacent to the first and second balanced lines side of the balance-unbalance converter on the substrate made of semiconductor.
8. The semiconductor integrated circuit according to claim 7, wherein the electronic circuit is a frequency converter.
9. The balance-unbalance converter according to claim 3, wherein the inclination angle (1) of the first balanced line with respect to the boundary line and the inclination angle (2) of the second balanced line with respect to the boundary line are each less than 75.
10. The balance-unbalance converter according to claim 4, wherein the inclination angle (1) of the first balanced line with respect to the boundary line and the inclination angle (2) of the second balanced line with respect to the boundary line are each less than 75.
11. The balance-unbalance converter according to claim 3, wherein the inclination angle (1) of the first balanced line with respect to the boundary line and the inclination angle (2) of the second balanced line with respect to the boundary line are each within a range from 15 to 60.
12. The balance-unbalance converter according to claim 4, wherein the inclination angle (1) of the first balanced line with respect to the boundary line and the inclination angle (2) of the second balanced line with respect to the boundary line are each within a range from 15 to 60.
13. The balance-unbalance converter according to claim 5, wherein the inclination angle (1) of the first balanced line with respect to the boundary line and the inclination angle (2) of the second balanced line with respect to the boundary line are each within a range from 150 to 60.
14. A semiconductor integrated circuit comprising: the balance-unbalance converter according to claim 2; and an electronic circuit that is disposed adjacent to the first and second balanced lines side on the substrate made of semiconductor.
15. A semiconductor integrated circuit comprising: the balance-unbalance converter according to claim 3; and an electronic circuit that is disposed adjacent to the first and second balanced lines side on the substrate made of semiconductor.
16. A semiconductor integrated circuit comprising: the balance-unbalance converter according to claim 4; and an electronic circuit that is disposed adjacent to the first and second balanced lines side on the substrate made of semiconductor.
17. A semiconductor integrated circuit comprising: the balance-unbalance converter according to claim 5; and an electronic circuit that is disposed adjacent to the first and second balanced lines side on the substrate made of semiconductor.
18. A semiconductor integrated circuit comprising: the balance-unbalance converter according to claim 6; and an electronic circuit that is disposed adjacent to the first and second balanced lines side on the substrate made of semiconductor.
19. The semiconductor integrated circuit according to claim 14, wherein the electronic circuit is a frequency converter.
20. The semiconductor integrated circuit according to claim 15, wherein the electronic circuit is a frequency converter.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0027]
[0028]
[0029]
[0030]
[0031]
[0032]
[0033]
[0034]
[0035]
[0036]
[0037]
[0038]
[0039]
[0040]
[0041]
[0042]
[0043]
[0044]
DETAILED DESCRIPTION OF THE INVENTION
[0045] Embodiments of the present invention will be described hereinafter with reference to the drawings.
Balance-Unbalance Converter
[0046]
[0047] The balance-unbalance converter 1 includes a substrate 10, an unbalanced line 12, a first balanced line 14, and a second balanced line 16. The unbalanced line 12, the first balanced line 14, and the second balanced line 16 are formed in the same plane on the substrate 10. The substrate 10 is, for example, a substrate made of dielectric material or a semiconductor substrate, but it is not limited thereto. The substrate 10 may be a printed-circuit board depending on the operating band of the balance-unbalance converter 1.
[0048] The unbalanced line 12 is a conductor line that transmits an unbalanced signal in single-ended mode. The total length of the unbalanced line 12 in the longitudinal direction is of a wavelength of a high-frequency reference signal. The high-frequency reference signal is, for example, a signal having a center frequency of the operating band of the balance-unbalance converter 1. Letting a total length of the unbalanced line 12 be L and letting a wavelength of the high-frequency reference signal be , then L=/2. The unbalanced signal is input to a first end 12a, which is one end of the unbalanced line 12. A second end 12b, which is the other end of the unbalanced line 12, is open.
[0049] The unbalanced line 12 has a straight-line portion (hereinafter referred to as a first line portion) extending from the first end 12a, which is used for signal input, to a midpoint 12c in the longitudinal direction, and has a straight-line portion (hereinafter referred to as a second line portion) extending from the second end 12b to the midpoint 12c. The longitudinal length L1 of the first line portion 12d is of the wavelength of the high-frequency reference signal. That is, L1=/4. The longitudinal length L2 of the second line portion 12e is equal to the length L1 of the first line portion 12d.
[0050] The first balanced line 14 is a straight conductor line and is disposed in parallel with the first line portion 12d of the unbalanced line 12. The first balanced line 14 has the same line length as the length L1 of the first line portion 12d. That is, the first balanced line 14 has a line length of of the wavelength of the high-frequency reference signal. The first balanced line 14 has a third end 14a located at the midpoint 12c side of the unbalanced line 12, and a fourth end 14b located at the first end 12a side of the unbalanced line 12. A balanced signal is output from the third end 14a of the first balanced line 14. The fourth end 14b of the first balanced line 14 is connected to a ground terminal.
[0051] The second balanced line 16 is a straight conductor line and is disposed in parallel with the second line portion 12e of the unbalanced line 12. The second balanced line 16 has the same line length as the length L2 of the second line portion 12e. That is, the second balanced line 16 has a line length of of the wavelength of the high-frequency reference signal. The second balanced line 16 has a fifth end 16a located at the midpoint 12c side of the unbalanced line 12, and a sixth end 16b located at the second end 12b side of the unbalanced line 12. The balanced signal is output from the fifth end 16a of the second balanced line 16. The sixth end 16b of the second balanced line 16 is connected to a ground terminal.
[0052] A portion in the vicinity of the third end 14a used for signal output of the first balanced line 14 is smoothly curved in the direction of sending out the output signal such that attenuation of the signal hardly occurs at this portion. Similarly, a portion near the fifth end 16a used for signal output of the second balanced line 16 is smoothly curved in the direction of sending out the output signal such that attenuation of the signal hardly occurs at this portion. The first and second balanced lines 14 and 16 are lines for transmitting a balanced signal on the substrate 10 in a differential manner, and a pair of the third end 14a and the fifth end 16a is arranged to output such a differential signal.
[0053] On the substrate 10, an electronic circuit 20 is disposed adjacent to the first and second balanced lines 14, 16 side of the balance-unbalance converter 1. The third end 14a used for signal output of the first balanced line 14 and the fifth end 16a used for signal output of the second balanced line 16 are connected to an input terminal of the electronic circuit 20. A straight boundary line T along the arrangement or disposition direction of the adjacently-disposed electronic circuit 20 can be assumed between the electronic circuit 20 and the balance-unbalance converter 1. For example, in
[0054] The unbalanced line 12 is bent at an angle 3 toward an opposite side of the first and second balanced lines 14 and 16 at the midpoint 12c in the longitudinal direction. The range of 3 is 03<180. Since the first and second balanced lines 14 and 16 are disposed in parallel with the unbalanced line 12 with a certain distance from the unbalanced line 12, the first balanced line 14 and the second balanced line 16 are also disposed to form the same angle as the angle 3. Further, the first balanced line 14 is inclined at an angle 1 with respect to the straight boundary line T between the adjacently-disposed electronic circuit 20 and the balance-unbalance converter 1 on the substrate 10. The second balanced line 16 is inclined at an angle 2 with respect to the boundary line T between the electronic circuit 20 and the balance-unbalance converter 1. That is, 1+2+3=180.
[0055] In the present embodiment, the inclination angle 1 of the first balanced line 14 with respect to the boundary line T is equal to the inclination angle 2 of the second balanced line 16 with respect to the boundary line T. The inclination angles 1 and 02 may be different from each other depending on the arrangement or distribution state of the circuit elements constituting the adjacently-disposed electronic circuit 20. For example, when many inductive circuit elements are disposed at the side of the first balanced line 14, it is preferable to set the inclination angle 1 larger than the inclination angle 2.
[0056]
[0057] For example, the first balanced line 14 and the second balanced line 16 have the same width W2 of 15 m and the same length L1 (or L2) of 330 m and the unbalanced line 12 has the width W1 of 15 m and a total length L of 660 m. Further, for example, the interval (gap) G between the first and second balanced lines 14, 16 and the unbalanced line 12 is 5 m.
[0058] With the above-described configuration, the first line portion 12d of the unbalanced line 12 and the first balanced line 14 are electromagnetically coupled to each other, and the second line portion 12e of the unbalanced line 12 and the second balanced line 16 are electromagnetically coupled to each other.
[0059] Next, the operation of the balance-unbalance converter 1 will be described. In
[0060] With the above-described configuration, in the balance-unbalance converter 1 according to the present embodiment, the unbalanced line 12 is bent at the longitudinal midpoint 12c thereof at an angle 3 toward the opposite side of the first and second balanced lines 14 and 16, and the first and second balanced lines 14 and 16 are also disposed along the unbalanced line 12 so as to form the same angle as the angle 3. Accordingly, when the electronic circuit 20 is disposed adjacent to the balance-unbalance converter 1, the first balanced line 14 and the second balanced line 16 are inclined at the inclination angles 1 and 2, respectively, with respect to the boundary line T between the electronic circuit 20 and the balance-unbalance converter 1. As a result, even when the electronic circuit 20 is disposed adjacent to the first and second balanced lines 14 and 16 side of the balance-unbalance converter 1, sufficient space (distance) can be secured between the electronic circuit 20 and the first and second balanced lines 14 and 16, and therefore, it is possible to suppress unnecessary electromagnetic effect from the electronic circuit 20, thereby reducing the deterioration in the electrical characteristics of the balance-unbalance converter 1.
Semiconductor Integrated Circuit
[0061]
[0062] The balance-unbalance converter 1 has the same structure as that described above with reference to
[0063] The electronic circuit 20 is a mixer (frequency converter) that performs a multiplication operation of a frequency f1 of the high-frequency signal sent from the balance-unbalance converter 1 and a frequency f2 of another high-frequency signal to output the sum and difference of the frequencies. A part of the mixer is shown in
[0064] The third end 14a for signal output of the first balanced line 14 of the balanced unbalance converter 1 is connected to the diodes D2 and D4. The fifth end 16a for signal output of the second balanced line 16 is connected to the diodes D1 and D3. The diode D1 is connected to the ground layer via one of the meander lines 22 and a via-hole B, and the diode D4 is connected to the ground layer via the other of the meander lines 22 and a via-hole B. Further, an output line 24 of the electronic circuit 20 is connected to the diodes D3 and D4, and an output line 25 is connected to the diodes D1 and D2. The lines 26 and 27 are connected to the ground layer via the via-holes B.
[0065]
[0066] An anode of the diode D1 and a cathode of the diode D3 are connected to the ground layer via one meander line 22 and one of the via-holes B. Likewise, an anode of the diode D2 and a cathode of the diode D4 are connected to the ground layer via the other meander line 22 and one of the via-holes B. These meander lines 22, which are used as inductive circuit elements, adjust the electrical characteristics of the electronic circuit 20.
[0067] In the above description, although the balance-unbalance converter 1 has been described as a device converting an unbalanced signal to a balanced signal, it is not limited to this signal conversion. A balanced signal may be converted into an unbalanced signal by the balance-unbalance converter 1. Specifically, the third end 14a of the first balanced line 14 and the fifth end 16a of the second balanced line 16 are used for inputting a high-frequency signal, and the first end 12a of the unbalanced line 12 is used for signal output.
[0068] Next, simulation results regarding the pass characteristics of the balance-unbalance converters according to some working examples of the present invention will be described.
Comparative Example
[0069] First, for comparison, in a case where the inclination angle 1 of the first balanced line 14 with respect to the boundary line T is 0 and the inclination angle 2 of the second balanced line 16 with respect to the boundary line T is 0, that is, the balance-unbalance converter has a straight-line structure, the simulation results will be described.
[0070]
[0071] In the simulation, the width W1 of the unbalanced line 12 and the width W2 of the first and second balanced lines 14 and 16 were all set to 15 m, the interval (gap) G between the unbalanced line 12 and the first and second balanced lines 14 and 16 was set to 5 m, and the total length L of the unbalanced line 12 was set to 660 m. Further, the substrate was assumed to be a gallium arsenide semiconductor substrate. These simulation conditions are common to all of the comparative examples and the working examples described below.
[0072]
[0073] In
[0074] As shown in
[0075] On the other hand, as shown in
Working Example 1
[0076]
[0077]
[0078] As shown in
[0079] On the other hand, as shown in
Working Example 2
[0080]
[0081]
[0082] As shown in
[0083] On the other hand, as shown in
Working Example 3
[0084]
[0085]
[0086] As shown in
[0087] On the other hand, as shown in
Working Example 4
[0088]
[0089]
[0090] As shown in
[0091] On the other hand, as shown in
Working Example 5
[0092]
[0093]
[0094] As shown in
[0095] On the other hand, as shown in
Working Example 6
[0096]
[0097]
[0098] As shown in
[0099] On the other hand, as shown in
[0100] The balance-unbalance converter in which only one of the first and second balanced lines 14 and 16 is inclined with respect to the boundary line T as in the working example 6 is particularly effective for the case where inductive circuit elements are unevenly distributed in the adjacently-disposed electronic circuit 20.
[0101] In view of the above-described comparative example and the working examples 1 to 6, when the operating frequency band is 50 to 90 GHz, the inclination angle 1 of the first balanced line 14 with respect to the boundary line T and the inclination angle 2 of the second balanced line 16 with respect to the boundary line T are preferably less than 75, and more preferably in the range from 15 to 60.
[0102] As described above, the present invention has the advantageous effect that it is possible to reduce the deterioration in electrical characteristics due to the electromagnetic effect from an adjacent electronic circuit, and thus the present invention is useful for balance-unbalance converters and semiconductor integrated circuits using the same.
DESCRIPTION OF REFERENCE NUMERALS AND SIGNS
[0103] 1: balance-unbalance converter [0104] 10: substrate [0105] 12: unbalanced line [0106] 12a: first end [0107] 12b: second end [0108] 12c: longitudinal midpoint [0109] 12d: first line portion [0110] 12e: second line portion [0111] 14: first balanced line [0112] 14a: third end [0113] 14b: fourth end [0114] 16: second balanced line [0115] 16a: fifth end [0116] 16b: sixth end [0117] 18: ground layer [0118] 20: electronic circuit [0119] 22: meander line [0120] 100: semiconductor integrated circuit [0121] D1, D2, D3, D4: diode [0122] GND: ground terminal [0123] B: via-hole [0124] T: boundary line