Method of forming field effect transistors (FETs) with abrupt junctions and integrated circuit chips with the FETs
09799569 ยท 2017-10-24
Assignee
Inventors
- Kangguo Cheng (Schenectady, NY, US)
- Pouya Hashemi (White Plains, NY, US)
- Ali Khakifirooz (Los Altos, CA, US)
- Alexander Reznicek (Troy, NY, US)
Cpc classification
H01L21/2254
ELECTRICITY
H10D84/017
ELECTRICITY
H10D30/0275
ELECTRICITY
H10D30/608
ELECTRICITY
H10D64/665
ELECTRICITY
H10D64/015
ELECTRICITY
International classification
H01L21/00
ELECTRICITY
H01L21/3213
ELECTRICITY
H01L29/06
ELECTRICITY
H01L29/49
ELECTRICITY
H01L29/66
ELECTRICITY
H01L21/225
ELECTRICITY
Abstract
A method of forming field effect transistors (FETs) and on Integrated Circuit (IC) chips with the FETs. Channel placeholders at FET locations are undercut at each end of FET channels. Source/drain regions adjacent to each channel placeholder extend into and fill the undercut. The channel placeholder is opened to expose channel surface under each channel placeholder. Source/drain extensions are formed under each channel placeholder, adjacent to each source/drain region. After removing the channel placeholders metal gates are formed over each said FET channel.
Claims
1. A method of forming field effect transistors (FETs) on Integrated Circuit (IC) chips, said method comprising: forming dummy FETs, each dummy FET including a dummy gate formed on a dummy dielectric layer above an FET channel; forming dummy sidewalls on said dummy dielectric layer alongside each dummy gate; removing exposed areas of said dummy dielectric layer, dummy dielectric remaining under every said dummy gate and partially under each dummy sidewall; forming a source/drain region adjacent to said each dummy sidewall, each said source/drain region extending under an adjacent dummy sidewall to dummy dielectric; removing said dummy gates, dummy dielectric being exposed between said dummy sidewalls; replacing a portion of said dummy dielectric under said each dummy sidewall with a source/drain extension between the FET channel and a respective source/drain region; and forming a metal gate over each said FET channel.
2. A method of forming FETs on IC chips as in claim 1, wherein forming dummy FETs comprises: defining said FET channel on the surface of a semiconductor wafer; depositing said dummy dielectric layer on said semiconductor wafer; depositing a dummy gate material layer on said dummy dielectric layer; and patterning said dummy gate material layer.
3. A method of forming FETs on IC chips as in claim 2, wherein forming dummy sidewalls comprises: depositing a conformal layer of dummy sidewall material on said semiconductor wafer; and removing horizontal portions of said conformal layer, removing said horizontal portions exposing a gate mask on the top of each said dummy gate and exposing the dummy dielectric layer areas.
4. A method of forming FETs on IC chips as in claim 1, wherein removing said dummy gates comprises: depositing interlayer dielectric (ILD) on said wafer; and planarizing said ILD, planarizing removing each said gate mask and exposing the upper surface of said dummy gates; and etching said dummy gates with an etchant selective to the dummy gate material.
5. A method of forming FETs on IC chips as in claim 1, wherein said dummy dielectric layer is on the surface of a semiconductor wafer, and replacing said portion of dummy dielectric comprises: removing said dummy dielectric layer; and depositing a layer of dopant on the exposed said surface; removing dopant from said semiconductor surface between said dummy sidewalls, dopant remaining under said dummy sidewalls at said source/drain regions; and diffusing said dopant into said surface, diffused said dopant forming said source/drain extensions.
6. A method of forming FETs on IC chips as in claim 5, wherein said dummy dielectric layer is a 3 to 6 nanometer (3-6 nm) thick oxide layer, depositing said layer of dopant deposits an atomic layer dopant (ALDo) selective to said dummy spacers, and diffusing said dopant comprises annealing said wafer.
7. A method of forming FETs on IC chips as in claim 6, wherein said atomic layer dopant is a seven angstrom (7 ) layer of boron-nitride (BN) for PFETs and Atomic Phosphorous (P) for NFETs.
8. A method of forming FETs on IC chips as in claim 7, wherein forming a source/drain region epitaxially grows phosphorous or arsenic-doped silicon (Si) for NFET source/drain regions, and boron-doped silicon germanium (SiGe) for PFET source/drain regions.
9. A method of forming FETs on IC chips as in claim 1, wherein forming metal gates comprises: removing said dummy sidewalls; forming gate sidewalls over said source/drain extensions; depositing a conformal layer of high-k dielectric on said semiconductor wafer, said high-k dielectric lining said gate sidewalls and FET channels between said gate sidewalls; depositing metal on said semiconductor wafer, deposited said metal filling spaces between lined said high-k sidewalls; and removing surface metal and high-k dielectric, lined said metal gates remaining in the filled spaces.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The foregoing and other objects, aspects and advantages will be better understood from the following detailed description of a preferred embodiment of the invention with reference to the drawings, in which:
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
DESCRIPTION OF PREFERRED EMBODIMENTS
(12) Turning now to the drawings and, more particularly,
(13) Fabrication begins in step 102 defining dummy devices (FETs). Dummy sidewall spacers are formed step 104 on the dummy dielectric layer. Patterning 106 the dummy dielectric, which partially undercuts the dummy spacers. Next, 108 source/drain regions and interlayer dielectric are formed on the wafer. The dummy gates are removed in step 110 to re-expose the remaining dummy dielectric. The dummy dielectric is removed in 112. Then, source/drain extensions are formed in 114 under the dummy spacers. In step 116 metal gates are formed to complete the RMGFETs. Thereafter, in step 118 chip processing continues to complete Integrated circuit (IC) chip definition.
(14) So, in step 102 dummy devices (FETs) are defined on a typical semiconductor wafer. Preferably, dummy FETs include dummy gates on a dummy dielectric layer. The dummy gates locate FET channels in/on a semiconductor surface of the wafer. Previously, at this point in typical prior art RMGFET formation, the dummy dielectric layer was patterned with the dummy gates (as dummy gate dielectric) and source/drain extension regions were defined adjacent to the dummy gates.
(15)
(16) Dummy gates 126 are formed by first forming a layer of a suitable material, e.g. polysilicon (poly), on the dummy dielectric layer 122. A hard mask 128 patterned on the dummy gate material layer defines and protects gates 126. The hard mask 128 may be any suitable material, including for example, silicon nitride (Si.sub.3N.sub.4) layer, patterned photolithographically using a suitable well know photolithographic mask and etch. After forming the hard mask 128 pattern, exposed dummy gate material is removed, e.g., etched with an etchant selective to poly. As noted hereinabove, source/drain extension regions are not defined adjacent to the dummy gates 126 at this point.
(17) Instead, as shown in the example of
(18)
(19) So, as shown in the example of
(20)
(21)
(22)
(23) In one preferred embodiment, a seven angstrom (7 ) atomic layer dopant (ALDo) is deposited on the wafer selective to the dummy spacers 130, forming ALDo 180 where previously existing patterned dummy dielectric was removed. Suitable atomic layer dopants include atomic boron or germanium-boron for PFETs and atomic phosphorous (P) for NFETs. Selectively etching ALDo 180, e.g., in a timed etch, removes the dopant from the FET channel surface 182, leaving dopant pockets 184 (<3 nm wide) under the dummy spacers 130. A junction rapid anneal drives in the dopant in pockets 184, activating extension 186. Preferably, the junction rapid anneal is at a temperature that does not alter channel material stability. For example, annealing temperature may range from 450-900 C. depending on the channel material with lower temperatures for III-V semiconductor and Ge, and relatively higher temperatures for Si-based channels. Because, there is no need for subsequent high temperature processing steps or anneals, the source/drain extension 186 junctions remain where they form, essentially unaffected by subsequent fabrication steps.
(24)
(25)
(26) Thus advantageously, short channel effects are reduced/minimized in ICs with preferred RMGFETs. Source/drain extensions are formed well controlled, because they are formed after forming interlayer dielectric (ILD) on already completed source/drain regions and just prior to forming metal gates.
(27) While the invention has been described in terms of preferred embodiments, those skilled in the art will recognize that the invention can be practiced with modification within the spirit and scope of the appended claims. It is intended that all such variations and modifications fall within the scope of the appended claims. Examples and drawings are, accordingly, to be regarded as illustrative rather than restrictive.