Memory arrays
RE050874 ยท 2026-04-21
Assignee
Inventors
Cpc classification
H10D64/01306
ELECTRICITY
H10P14/69433
ELECTRICITY
H10B12/30
ELECTRICITY
International classification
H10B53/20
ELECTRICITY
H10D62/13
ELECTRICITY
H10D62/17
ELECTRICITY
Abstract
A memory array comprises vertically-alternating tiers of insulative material and memory cells. The memory cells individually include a transistor comprising first and second source/drain regions having a channel region there-between and a gate operatively proximate the channel region. At least a portion of the channel region is horizontally-oriented for horizontal current flow in the portion between the first and second source/drain regions. The memory cells individually include a capacitor comprising first and second electrodes having a capacitor insulator there-between. The first electrode is electrically coupled to the first source/drain region. The second capacitor electrodes of multiple of the capacitors in the array are electrically coupled with one another. A sense-line structure extends elevationally through the vertically-alternating tiers. Individual of the second source/drain regions of individual of the transistors that are in different memory cell tiers are electrically coupled to the elevationally-extending sense-line structure. Additional embodiments are disclosed.
Claims
.[.1. A memory array, comprising: vertically-alternating tiers of insulative material and memory cells, the memory cells individually comprising: a transistor comprising first and second source/drain regions having a channel region there-between and a gate operatively proximate the channel region, at least a portion of the channel region being horizontally-oriented for horizontal current flow in the portion between the first and second source/drain regions; and a capacitor comprising first and second electrodes having a capacitor insulator there-between, the first electrode being electrically coupled to the first source/drain region, the second capacitor electrodes of multiple of the capacitors in the array being electrically coupled with one another; and a sense-line structure extending elevationally through the vertically-alternating tiers, individual of the second source/drain regions of individual of the transistors that are in different memory cell tiers being electrically coupled to the elevationally-extending sense-line structure..].
.[.2. The array of claim 1 wherein all of the channel region is horizontally-oriented for horizontal current flow there-through..].
.[.3. The array of claim 1 wherein the first electrode is directly electrically coupled to the first source/drain region..].
.[.4. The array of claim 1 wherein the individual second source/drain regions are directly electrically coupled to the elevationally-extending sense-line structure..].
.[.5. The array of claim 1 wherein the sense-line structure is directly electrically coupled to a horizontal longitudinally-elongated sense line that is above or below the vertically-alternating tiers..].
.[.6. The array of claim 1 wherein the second capacitor electrodes of the multiple capacitors are directly electrically coupled with one another..].
.[.7. The array of claim 6 comprising an elevationally-extending wall that is longitudinally-elongated horizontally and that directly electrically couples the second capacitor electrodes of the multiple capacitors with one another..].
.[.8. The array of claim 1 wherein the second electrode is both directly above and directly below the first electrode in a straight-line vertical cross-section..].
.[.9. The array of claim 1 wherein the second electrode is not both directly above and directly below the first electrode in any straight-line vertical cross-section..].
.[.10. The array of claim 1 wherein the first electrode is both directly above and directly below the second electrode in a straight-line vertical cross-section..].
.[.11. The array of claim 1 wherein the channel-region comprises two channel-region segments spaced elevationally apart relative one another in a straight-line vertical cross-section..].
.[.12. The array of claim 11 wherein the two channel-region segments are directly electrically coupled to one another..].
.[.13. The array of claim 12 wherein the two channel-region segments are directly electrically coupled to one another by the first source/drain region..].
.[.14. The array of claim 1 wherein individual of the tiers of memory cells comprise two of the memory cells one of which is directly above the other in that individual tier of memory cells..].
.[.15. The array of claim 1 wherein individual of the memory cell tiers have no two of the memory cells that are directly above and directly below one another in that individual memory cell tier..].
.[.16. The array of claim 1 wherein individual of the tiers of memory cells comprise the gate and another gate, one of the gate and the another gate being directly above the other in that individual tier of memory cells..].
.[.17. The array of claim 1 wherein the channel region comprises an annulus in a straight-line horizontal cross-section..].
.[.18. The array of claim 1 wherein the first source/drain region comprises an annulus in a straight-line horizontal cross-section..].
.[.19. The array of claim 1 wherein the second source/drain region comprises an annulus in a straight-line horizontal cross-section..].
.[.20. The array of claim 1 wherein the first electrode comprises an annulus in a straight-line horizontal cross-section..].
.[.21. The array of claim 1 wherein the second electrode comprises an annulus in a straight-line horizontal cross-section..].
.[.22. The array of claim 1 wherein the gate comprises an annulus in a straight-line horizontal cross-section..].
.[.23. A memory array, comprising: vertically-alternating tiers of insulative material and memory cells, the memory cells individually comprising: a transistor comprising first and second source/drain regions having a channel region there-between and a gate operatively proximate the channel region, at least a portion of the channel region being horizontally-oriented for horizontal current flow in the portion between the first and second source/drain regions; and a capacitor comprising first and second electrodes having a capacitor insulator there-between, the first electrode being electrically coupled to the first source/drain region; a capacitor-electrode structure extending elevationally through the vertically-alternating tiers, individual of the second electrodes of individual of the capacitors that are in different memory cell tiers being electrically coupled to the elevationally-extending capacitor-electrode structure; and a sense line electrically coupled to multiple of the second source/drain regions of individual of the transistors..].
.[.24. The array of claim 23 wherein the capacitor-electrode structure is directly electrically coupled to a horizontally-elongated capacitor-electrode construction that is above or below the vertically-alternating tiers..].
.[.25. The array of claim 23 wherein the capacitor-electrode structure comprises an elevationally-extending wall that is longitudinally-elongated horizontally and that directly electrically couples the individual second capacitor together..].
.[.26. A memory array, comprising: vertically-alternating tiers of insulative material and memory cells, the memory cells individually comprising: a transistor comprising first and second source/drain regions having a channel region there-between and a gate operatively proximate the channel region, at least a portion of the channel region being horizontally-oriented for horizontal current flow in the portion between the first and second source/drain regions; and a capacitor comprising first and second electrodes having a capacitor insulator there-between, the first electrode being electrically coupled to the first source/drain region; a sense-line structure extending elevationally through the vertically-alternating tiers, individual of the second source/drain regions of individual of the transistors that are in different memory cell tiers being electrically coupled to the elevationally-extending sense-line structure; and a capacitor-electrode structure extending elevationally through the vertically-alternating tiers, individual of the second electrodes of individual of the capacitors that are in different memory cell tiers being electrically coupled to the elevationally-extending capacitor-electrode structure..].
.[.27. A memory array, comprising: vertically-alternating tiers of insulative material and memory cells, the memory cells individually comprising: a transistor comprising first and second source/drain regions having a channel region there-between and a gate operatively proximate the channel region, at least a portion of the channel region being horizontally-oriented for horizontal current flow in the portion between the first and second source/drain regions; and a capacitor comprising first and second electrodes having a capacitor insulator there-between, the first electrode being electrically coupled to the first source/drain region, the second capacitor electrodes of multiple of the capacitors in the array being electrically coupled with one another; a sense line electrically coupled to multiple of the second source/drain regions of individual of the transistors that are in different memory cell tiers; and individual of the tiers of memory cells comprising two of the memory cells one of which is directly above the other in that individual tier of memory cells..].
.[.28. The array of claim 27 wherein all of the channel region is horizontally-oriented for horizontal current flow there-through..].
.[.29. A memory array, comprising: vertically-alternating tiers of insulative material and memory cells, the memory cells individually comprising: a transistor comprising first and second source/drain regions having a channel region there-between and a gate operatively proximate the channel region, at least a portion of the channel region being horizontally-oriented for horizontal current flow in the portion between the first and second source/drain regions; and a capacitor comprising first and second electrodes having a capacitor insulator there-between, the first electrode being electrically coupled to the first source/drain region, the second capacitor electrodes of multiple of the capacitors in the array being electrically coupled with one another; a sense line electrically coupled to multiple of the second source/drain regions of individual of the transistors that are in different memory cell tiers; and individual of the tiers of memory cells comprising the gate and another gate, one of the gate and the another gate being directly above the other in that individual tier of memory cells..].
.[.30. The array of claim 29 wherein the gate and the another gate are directly electrically coupled to one another..].
.[.31. The array of claim 29 wherein the gate and the another gate are not directly electrically coupled to one another..].
.[.32. The array of claim 29 wherein the one of the gate and the another gate extends longitudinally directly above the capacitor in a straight-line vertical cross-section..].
.[.33. The array of claim 29 wherein the other of the gate and the another gate extends longitudinally directly under the capacitor in a straight-line vertical cross-section..].
.[.34. The array of claim 33 wherein the one of the gate and the another gate extends longitudinally directly above the capacitor in the straight-line vertical cross-section..].
.Iadd.35. A memory array, comprising: vertically alternating tiers of insulative material and memory cells, the memory cells individually comprising: a transistor comprising first and second source/drain regions comprising polysilicon, the first and second source/drain regions having a channel region there-between and a gate operatively proximate the channel region, at least a portion of the channel region being horizontally oriented for horizontal current flow; and a data storage element comprising first and second electrodes having an insulator there-between; a conductive line structure extending elevationally through the vertically alternating tiers, individual of the second source/drain regions of individual of the transistors that are in different memory cell tiers being electrically coupled to the conductive line structure; and a horizontal conductive line that is above or below the vertically alternating tiers, the conductive line structure being directly electrically coupled to the horizontal line. .Iaddend.
.Iadd.36. A method of forming a memory array, comprising: forming a plurality of insulative tiers; forming a plurality of memory cell tiers, the memory cell tiers vertically alternating with the insulative tiers, the forming the memory cell tiers comprising: forming a transistor comprising first and second polysilicon-comprising source/drain regions having a channel region there-between at least a portion of the channel region being horizontally-oriented for horizontal current flow; forming a gate operatively proximate the channel region; and forming a data storage element comprising first and second electrodes having an insulator there-between; and forming a conductive line structure extending elevationally through the plurality of insulative tiers and the plurality of memory cell tiers, individual of the second source/drain regions of individual of the transistors that are in different memory cell tiers being electrically coupled to the elevationally-extending conductive line structure. .Iaddend.
.Iadd.37. A memory array, comprising: vertically-alternating tiers of insulative material and memory cells, the memory cells individually comprising: a transistor comprising first and second polysilicon-comprising source/drain regions having a channel region there-between and a gate operatively proximate the channel region, at least a portion of the channel region being horizontally-oriented for horizontal current flow; and a data storage element comprising first and second electrodes having an insulator there-between, the first electrode being electrically coupled to the first source/drain region; and a conductive line structure extending elevationally through the vertically-alternating tiers. .Iaddend.
.Iadd.38. The array of claim 37 wherein all of the channel region is horizontally-oriented for horizontal current flow there-through. .Iaddend.
.Iadd.39. The array of claim 37 wherein individual of the second source/drain regions of individual of the transistors that are in different memory cell tiers are electrically coupled to the elevationally-extending conductive line structure. .Iaddend.
.Iadd.40. The array of claim 37 wherein the second electrodes of the multiple data storage elements are directly electrically coupled with one another. .Iaddend.
.Iadd.41. The array of claim 37 wherein the channel-region comprises two channel-region segments spaced elevationally apart relative one another in a straight-line vertical cross-section. .Iaddend.
.Iadd.42. The array of claim 37 wherein the channel region comprises an annulus in a straight-line horizontal cross-section. .Iaddend.
.Iadd.43. A memory array, comprising: vertically-alternating tiers of insulative material and memory cells, the memory cells individually comprising: a transistor comprising first and second polysilicon-comprising source/drain regions having a channel region there-between and a gate operatively proximate the channel region, at least a portion of the channel region being horizontally-oriented for horizontal current flow; and a capacitor comprising first and second electrodes having a capacitor insulator there-between, the first electrode being electrically coupled to the first source/drain region; a first conductive structure extending elevationally through the vertically-alternating tiers, individual of the second source/drain regions of individual of the transistors that are in different memory cell tiers being electrically coupled to the first conductive structure; and a second conductive structure extending elevationally through the vertically-alternating tiers, individual of the second electrodes of individual of the capacitors that are in different memory cell tiers being electrically coupled to the second conductive structure. .Iaddend.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17)
(18)
(19)
(20)
(21)
(22)
(23)
(24)
(25)
(26)
(27)
(28)
(29)
(30)
(31)
(32)
(33)
(34)
(35)
(36)
(37)
(38)
(39)
(40)
(41)
(42)
(43)
(44)
(45)
(46)
(47)
(48)
(49)
(50)
(51)
(52)
DETAILED DESCRIPTION OF EXAMPLE EMBODIMENTS
(53) Embodiments of the invention encompass memory arrays. A first example embodiment is shown in and described with references to
(54) Construction 8 includes vertically-alternating tiers 12 and 14 of insulative material 16 (e.g., comprising, consisting essentially of, or consisting of carbon-doped silicon nitride [2 to 10 atomic percent carbon], silicon nitride, and/or doped or undoped silicon dioxide deposited to a thickness of 200 Angstroms to 500 Angstroms) and memory cells 19, respectively. Only three memory cell outlines 19 are shown in
(55) Memory cells 19 individually comprise a transistor 25 and a capacitor 34. Transistor 25 comprises a first source/drain region 20 and a second source/drain region 22 (e.g., conductively-doped semiconductor material such as polysilicon for each) having a channel region 24 there-between (e.g., doped semiconductor material, such as polysilicon, but not to be intrinsically conductive). In some embodiments (but not shown), a conductively-doped semiconductor region and/or or an electrically semiconductive region (e.g., LDD and/or halo regions) may be between channel region 24 and one or both of source/drain regions 20 and 22.
(56) A gate 26 or 27 (e.g., one or more of elemental metal, a mixture or alloy of two or more elementals, conductive metal compounds, and conductively-doped semiconductive materials) is operatively proximate channel region 24. Specifically, in the depicted example, a gate insulator material 28 (e.g., silicon dioxide, silicon nitride, hafnium oxide, other high k insulator material, and/or ferroelectric material) is between gate 26/27 and channel region 24. In one embodiment and as shown, individual memory cell tiers 14 comprise gate 26 and another gate 27, with one of such gates (e.g., gate 26) being directly above the other (e.g., gate 27) in that individual memory cell tier 14. At least a portion of channel region 24 is horizontally-oriented for horizontal current flow in the portion between first source/drain region 20 and second source/drain region 22. In the depicted example embodiment, all of channel region 24 is horizontally-oriented for horizontal current flow there-through. Regardless, when suitable voltage is applied to gate 26 and/or 27, a conductive channel can form within channel region 24 proximate gate insulator material 28 such that current is capable of flowing between source/drain regions 20 and 22.
(57) In one embodiment and as shown, channel region 24 comprises an annulus 40 in a straight-line horizontal cross-section (e.g., the cross-section shown by
(58) One or both of gates 26 and 27 may be part of an access line (e.g., two access lines 90x and 90y being shown) interconnecting multiple transistors along a row or a column. Regardless, in one embodiment that includes both of gates 26 and 27, such gates are directly electrically coupled to one. As examples, and by way of examples only, one or more staircase regions 15 (one being shown in
(59) Capacitor 34 comprises a first electrode 46 and a second electrode 48 (e.g., conductively-doped semiconductive material and/or metal material for each) having a capacitor insulator 50 there-between (e.g., silicon dioxide, silicon nitride, hafnium oxide, other high k insulator material, and/or ferroelectric material). Second capacitor electrode material 48 and capacitor insulator 50 are not separately distinguishable in
(60) In one embodiment, a capacitor-electrode structure 52 (e.g., a solid or hollow pillar, a solid or hollow wall, etc.) extends elevationally through vertically-alternating tiers 12 and 14, with individual of second electrodes 48 of individual capacitors 34 that are in different memory cell tiers 14 being electrically coupled, in one embodiment directly electrically coupled, to elevationally-extending capacitor-electrode structure 52. Example materials for capacitor-electrode structure 52 are metal materials and conductively-doped semiconductor material. In one embodiment and as shown, capacitor-electrode structure 52 extends vertically or within 10 of vertical. In one embodiment and as shown, capacitor-electrode structure 52 comprises an elevationally-extending wall 55 that is longitudinally-elongated horizontally and that directly electrically couples the individual second capacitor together. In one embodiment, such, by way of example only, is one example of how second capacitor electrodes 48 of multiple of capacitors 34 that are in different memory cell tiers 14 in the array may be electrically coupled with one another. In one embodiment, capacitor-electrode structure 52 is directly electrically coupled to a horizontally-elongated capacitor-electrode construction 29 (e.g., a line or a plate) that is above or below (above being shown) vertically-alternating tiers 12 and 14. Construction(s) 29 may, in one embodiment, directly electrically couple together all second electrodes 48 within the array.
(61) A sense line is electrically coupled, in one embodiment directly electrically coupled, to multiple of the second source/drain regions of individual of the transistors that are in different memory cell tiers. In one embodiment and as shown, a sense-line structure 56 (e.g., a solid or hollow pillar, a solid or hollow wall, etc.) extends elevationally through vertically-alternating tiers 12 and 14, with individual of second source/drain regions 22 of individual transistors 25 that are in different memory cell tiers 14 being electrically coupled, in one embodiment directly electrically coupled, thereto. In one embodiment and as shown, sense-line structure 56 extends vertically or within 10 of vertical. In one embodiment and as shown, sense-line structure 56 comprises a pillar 59. In one embodiment and as shown, sense-line structure 56 comprises a peripheral conductively-doped semiconductive material 58 (e.g., poly silicon) and a central metal material core 60 (e.g., titanium nitride and/or tungsten). In one embodiment, sense-line structure 56 is directly electrically coupled to a horizontal longitudinally-elongated sense line 57 that is above or below (below being shown) vertically-alternating tiers 12 and 14.
(62) Example insulator material 47 (e.g., silicon nitride) and insulator material 49 (e.g., silicon dioxide) may be provided as shown for suitable isolation in sub-tiers of memory cell tiers 14.
(63) An alternate embodiment construction 8a of a memory array 10 is shown in
(64)
(65) In one embodiment, individual of the memory cell tiers have no two of the memory cells that are directly above and directly below one another in that individual memory cell tier. For example, and by way of example only, the above described embodiments with respect to
(66) Individual memory cells 19 in a single tier 14c are shown as comprising a transistor 25c and a capacitor 34c. One of memory cells 19 is above another memory cell 19 in an individual tier 14c as shown in the example embodiment. In one embodiment as shown, each capacitor 34c shares a capacitor electrode 48c that extends to or is part of capacitor-electrode structure 52. Second source/drain regions 22 of the depicted different transistors 25c may be electrically coupled, in one embodiment directly electrically coupled, to one another for example as shown by conductive materials 58 and 60 as part of sense-line structure 56. First source/drain regions 20 of each transistor 25c are not directly electrically coupled to one another, and are electrically coupled, in one embodiment directly electrically coupled, with respective first capacitor electrodes 46c. Thereby, two vertically-stacked memory cells 19 (one directly above the other) are formed within a single memory cell tier 14c. Transistor gates 26 and 27, in one embodiment, are not directly electrically coupled to one another which may enable better separate access/control with respect to different transistors 25c that are above and below one another within an individual memory cell tier 14c. Any other attribute(s) or aspect(s) as shown and/or described herein with respect to other embodiments may be used.
(67) A second example such embodiment is shown and described with respect to
(68) In one embodiment that includes both of gates 26 and 27, such gates are not directly coupled to one another. For example, such an embodiment is shown and described with respect to
(69) The above example structures may be manufactured by any existing or yet-to-be-developed techniques. One example technique of manufacturing the embodiment shown by
(70)
(71) Referring to
(72) Referring to
(73) Referring to
(74) Referring to
(75) Referring to
(76) Referring to
(77) Referring to
(78) Referring to
(79) Referring to
(80) Referring to
(81) Referring to
(82) Referring to
(83) Referring to
(84) Referring to
(85) Referring to
(86) Referring to
(87) Referring to
(88) Referring to
(89) Referring to
(90) Referring to
CONCLUSION
(91) In some embodiments, a memory array comprises vertically-alternating tiers of insulative material and memory cells. The memory cells individually include a transistor comprising first and second source/drain regions having a channel region there-between and a gate operatively proximate the channel region. At least a portion of the channel region is horizontally-oriented for horizontal current flow in the portion between the first and second source/drain regions. The memory cells individually include a capacitor comprising first and second electrodes having a capacitor insulator there-between. The first electrode is electrically coupled to the first source/drain region. The second capacitor electrodes of multiple of the capacitors in the array are electrically coupled with one another. A sense-line structure extends elevationally through the vertically-alternating tiers. Individual of the second source/drain regions of individual of the transistors that are in different memory cell tiers are electrically coupled to the elevationally-extending sense-line structure.
(92) In some embodiments, a memory array comprises vertically-alternating tiers of insulative material and memory cells. The memory cells individually include a transistor comprising first and second source/drain regions having a channel region there-between and a gate operatively proximate the channel region. At least a portion of the channel region is horizontally-oriented for horizontal current flow in the portion between the first and second source/drain regions. The memory cells individually include a capacitor comprising first and second electrodes having a capacitor insulator there-between. The first electrode is electrically coupled to the first source/drain region. A capacitor-electrode structure extends elevationally through the vertically-alternating tiers. Individual of the second electrodes of individual of the capacitors that are in different memory cell tiers are electrically coupled to the elevationally-extending capacitor-electrode structure. A sense line is electrically coupled to multiple of the second source/drain regions of individual of the transistors.
(93) In some embodiments, a memory array comprises vertically-alternating tiers of insulative material and memory cells. The memory cells individually include a transistor comprising first and second source/drain regions having a channel region there-between and a gate operatively proximate the channel region. At least a portion of the channel region is horizontally-oriented for horizontal current flow in the portion between the first and second source/drain regions. The memory cells individually include a capacitor comprising first and second electrodes having a capacitor insulator there-between. The first electrode is electrically coupled to the first source/drain region. A sense-line structure extends elevationally through the vertically-alternating tiers. Individual of the second source/drain regions of individual of the transistors that are in different memory cell tiers are electrically coupled to the elevationally-extending sense-line structure. A capacitor-electrode structure extends elevationally through the vertically-alternating tiers. Individual of the second electrodes of individual of the capacitors that are in different memory cell tiers are electrically coupled to the elevationally-extending capacitor-electrode structure.
(94) In some embodiments, a memory array comprises vertically-alternating tiers of insulative material and memory cells. The memory cells individually include a transistor comprising first and second source/drain regions having a channel region there-between and a gate operatively proximate the channel region. At least a portion of the channel region is horizontally-oriented for horizontal current flow in the portion between the first and second source/drain regions. The memory cells individually include a capacitor comprising first and second electrodes having a capacitor insulator there-between. The first electrode is electrically coupled to the first source/drain region. The second capacitor electrodes of multiple of the capacitors in the array are electrically coupled with one another. A sense line is electrically coupled to multiple of the second source/drain regions of individual of the transistors that are in different memory cell tiers. Individual of the tiers of memory cells comprise two of the memory cells one of which is directly above the other in that individual tier of memory cells.
(95) In some embodiments, a memory array comprises vertically-alternating tiers of insulative material and memory cells. The memory cells individually include a transistor comprising first and second source/drain regions having a channel region there-between and a gate operatively proximate the channel region. At least a portion of the channel region is horizontally-oriented for horizontal current flow in the portion between the first and second source/drain regions. The memory cells individually include a capacitor comprising first and second electrodes having a capacitor insulator there-between. The first electrode is electrically coupled to the first source/drain region. The second capacitor electrodes of multiple of the capacitors in the array are electrically coupled with one another. A sense line is electrically coupled to multiple of the second source/drain regions of individual of the transistors that are in different memory cell tiers. Individual of the tiers of memory cells comprise the gate and another gate. One of the gate and the another gate is directly above the other in that individual tier of memory cells.
(96) In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.